# A Single-phase Current Source PV Inverter with Power Decoupling Capability using an Active Buffer

Yoshiya Ohnuma Koji Orikawa Jun-ichi Itoh Nagaoka University of Technology 1603-1 Kamitomioka-cho Nagaoka City Niigata, Japan ohnuma@npe.co.jp, orikawa@vos.nagaokaut.ac.jp, itoh@vos.nagaokaut.ac.jp

Abstract—This paper proposes a new circuit configuration and a control scheme for a single-phase current source inverter with a power decoupling circuit which is called as the active buffer. The proposed inverter achieves low-DC-input voltage ripple and also provides sinusoidal current that can achieve unity power factor, without large passive components in DC bus such as smoothing inductors and electrolytic capacitors. These components are conventionally required in order to decouple the power pulsation caused by single-phase power source. In this paper, the fundamental operations of the proposed inverter are demonstrated experimentally. From the experimental results, the input voltage ripple is 8.87% and the output current THD is 4.24%. In addition, the output power factor over of 99% and a maximum efficiency of 94.9% are obtained. Finally, it is confirmed that the maximum power density of the conventional circuit and the proposed circuit are 2.75 kW/L at the switching frequency 70 kHz and 4.86 kW/L at the switching frequency 80 kHz, respectively.

#### I. INTRODUCTION

In recent years, solar power generation systems are widely used in response to the fast grows and high demands of electrical energy. Due to the environmental advantages, solar power generation systems are often applied in the housing and industries areas. One of key components of the solar power systems is the photovoltaic (PV) inverter [1]-[10]. In practical, the voltage and current generated by a PV fluctuate due to conditions of the weather and so on. That is, the output power generated by a PV is changed. Therefore, the maximum power point tracking (MPPT) control is required for a PV system. The PV inverters are required to achieve the maximum power point tracking (MPPT) function and to provide a sinusoidal waveform that can achieve unity power factor into the grid. In order to satisfy the requirements, many single phase circuits with a power decoupling circuit has been proposed, which can be classified as (i) passive power decoupling circuits with passive components and (ii) active decoupling circuits with semiconductor switches [11]-[16]. One of the most popular power decoupling circuits is two-stage converters. It comprises of a boost chopper and a voltage source inverter, is generally used [1]. However, the converter requires two large inductors (the boost inductor and the interconnected inductor) which inherently increase the size of the inverter. In addition, a large electrolytic capacitor is necessary in order to compensate the power pulsation when the inverters are connected to the single-phase grid because the power is fluctuating at twice of the grid frequency. In a high temperature operating environment, the use of the electrolytic capacitor is not preferred in terms of the lifetime and the power density of the converter because the lifetime of electrolytic capacitor decreases due to frequent charge/ discharge operations and the long hours of high temperature operation.

In Ref. [12], a buck converter with a power decoupling circuit has been proposed. An advantage of this converter is that the number of semiconductor switch is only one in the power decoupling circuit. However, a large inductor is required in order to achieve sinusoidal current that can achieve unity power factor. In Ref. [13]-[14], the power decoupling circuits with soft-switching technique has been proposed. At the resonance point, unity power factor can be achieved perfectly. However, the operation of the circuit depends on the condition of a load. Moreover, the maximum value of the circulation current increases. As a result, applications of the circuit are limited and the conduction loss increases. On the other hand, matrix converters with a power decoupling capability have been proposed [17]-[18]. In those converters, high efficiency can be achieved because the number of switches where the current flows is reduced and the smoothing capacitor is not required at a DC link part.

Nowadays, the current source inverter allows great features that the inverter can achieve both the MPPT function and the grid-connected control by one converter. However, a large smoothing inductor is required to decouple the power pulsation caused by the single-phase power generation. Therefore, conventional circuits with a power decoupling capability have problems that the size and cost increase depending on the number of passive components, and also the power density is low. This paper proposes a new single-stage current source inverter with a power decoupling circuit, which is called as the active buffer [19], to overcome those drawbacks. The proposed inverter is constructed based on a current source inverter with an active buffer. The buffer circuit consists of one switch, two diodes and one small capacitor. Therefore, the size and the number of passive components in the proposed circuit can be reduced compared with that of conventional circuits. As a result, the proposed circuit can achieve high power density. The power pulsation with twice of the grid frequency is decoupled by the active buffer capacitor. Therefore, the proposed inverter can control the variable input-DC-voltage to achieve the MPPT and provides a sinusoidal current into the grid without the large inductor.

The values of the active buffer capacitor can be reduced by controlling the capacitor voltage, allowing for the use of small capacitors such as film capacitors or laminated ceramic capacitors. Other passive components are required at the input and output filters in the proposed inverter in order to eliminate the switching ripple. In addition, diodes that are connected in series to the switches in the inverter are not required in the proposed inverter. Note that, the proposed inverter is constrained at the operation with unity power factor. First, the fundamental operations of the proposed inverter are demonstrated and explained. Then, the principle of the controls strategy is illustrated. Lastly, the validity of the proposed controls is confirmed by experiments.

#### II. CIRCUIT TOPOLOGY

#### A. Circuit Configuration

Fig. 1 shows one of the conventional PV inverter. The conventional PV inverter which consists of the boost chopper and the voltage source inverter, is used widely. The inverter requires the two large inductors; the boost inductor  $L_{dc}$  and the interconnected inductor  $L_{ac}$ . Additionally, a large electrolytic capacitor is also required in order to compensate the power pulsation with a twice of the grid frequency when the inverter is connected to the single-phase grid. Due to the above reasons, downsizing for this converter becomes difficult and challenge.

Fig. 2 presents the circuit structure of the proposed converter. The proposed converter is constructed based on the current source inverter with an active buffer circuit. The proposed converter achieves the DC-voltage control for the MPPT, operation on the inverter for an interconnection and power pulsation with a small capacitance. These functions are realized by the combined controls between the current source inverter and the active buffer circuit. The low-voltage ripples are obtained except a switching ripple even when a small smoothing inductor L<sub>dc</sub> is used. Moreover, the diodes that are required in the current source inverter are not necessary to achieve unity power factor. This is because the free-wheeling mode is operated in the active buffer. Additionally, recovery of the diodes does not occur because there is no path to flow the current on the body-diodes of the MOSFETs.



Figure 1. Conventional voltage inverter with a boot chopper.



Figure 2. Proposed PV inverter.

#### B. Operation modes

Fig. 3 illustrates the switching pattern of the proposed inverter when the grid voltage is the positive. The current pathway does not occur from the grid to the active buffer capacitor because the active buffer capacitor voltage must be higher than the grid voltage. Therefore, assuming that the input is a continuous current source  $I_{IN}$ , the current pathways of the proposed inverter have four modes based on the switching pattern. In the mode 1, the input power (PV power) is directly supplied to the single-phase grid. The buffer power is controlled by the mode 2 and 3. In the mode 2, the current  $I_{IN}$  flows into the capacitor in the active buffer circuit. In contrast, in mode 3, the buffer capacitor is discharged through the  $S_0$ . The mode 4 is a current freewheeling mode for the input current. Thus, the proposed inverter performs both functions of a boost chopper (mode 1, mode 4) and the buffering function for the power pulsation compensation (mode 2, mode 3). The switches  $S_3$  and  $S_4$  are not switched except the polarity of the grid is reversed. Thus, the power control with PWM is held with combinations of S<sub>0</sub> and  $S_1$ , or  $S_0$  and  $S_2$ . It means that the losses of the inverter are dramatically reduced.

## III. CONTROL STRATEGY

Fig. 4 depicts the principle of power pulsation compensation. When both the grid voltage  $v_{ac}$  and the output current  $i_{ac}$  have sinusoidal unity power factor, the instantaneous output power  $p_{out}$  is expressed as follows;

$$p_{out} = V_{ACp} I_{ACp} \sin^2(\omega t)$$
  
=  $\frac{1}{2} V_{ACp} I_{ACp} - \frac{1}{2} V_{ACp} I_{ACp} \cos(2\omega t)$  (1),





Figure 4. Compensation principle of power pulsation.

where  $V_{ACp}$  is the peak amplitude of grid voltage,  $I_{ACp}$  is the peak amplitude of the output current, and  $\omega$  is the grid angular frequency.

$$p_{buf} = -\frac{1}{2} V_{ACp} I_{ACp} \cos(2\omega t)$$
 (2),

Base on (1), the power pulsation with twice of the grid angular frequency appears in the output power. In order to decouple the power pulsation, the buffer circuit instantaneous power  $p_{buf}$  is required, as given by

where the polarity of  $p_{buf}$  is defined as positive when the buffer capacitor discharges. The mean power of the buffer circuit is zero because the buffer capacitor absorbs only the power pulsation.

Consequently, the instantaneous input power  $p_{in}$  will be constant:

$$p_{in} = \frac{1}{2} V_{ACp} I_{ACp} = V_{IN} I_{IN}$$
(3).

The proposed inverter is controlled in four modes as shown in Fig. 3. Therefore, assuming that the input current  $I_{IN}$  is continuous, the inverter current  $i_{inv}$  and the capacitor current  $i_c$  can be expressed as

$$\begin{bmatrix} i_{inv} \\ i_c \end{bmatrix} = \begin{bmatrix} d_{mode1} & d_{mode3} \\ -d_{mode2} & d_{mode3} \end{bmatrix} \cdot I_{IN}$$
(4),

where  $d_{mode1}$  through  $d_{mode4}$  are the duty ratios of the each mode. The duty ratios are constrained by the continuous current ( $I_{IN}$ ), as follows:

$$d_{mode1} + d_{mode2} + d_{mode3} + d_{mode4} = 1$$
 (5).

In order to obtain a sinusoidal output current,  $i_{inv}$  is constrained as (6). The capacitor current  $i_c$  should be controlled as (7), based on (2), in order to compensate the power pulsation.

$$i_{inv} = I_{ACp} |\sin(\omega t)| \tag{6}$$

$$i_c = -\frac{V_{ACp}I_{ACp}}{2v_c}\cos(2\omega t) \tag{7}$$

Therefore,  $d_{mode1}$ ,  $d_{mode2}$  and  $d_{mode3}$  are controlled by the following equations:

$$d_{model} = \frac{I_{ACp}}{I_{IN}} \left| \sin(\omega t) \right| - d_{mode3}$$
(8),

$$-d_{mode2} + d_{mode3} = d_{tempo} = -\frac{V_{ACp}I_{ACp}}{2v_c I_{IN}}\cos(2\omega t)(9),$$

where  $d_{tempo}$  is defined as " $-d_{mode2} + d_{mode3}$ ". When the capacitor current  $i_c$  is positive, i.e., when  $d_{tempo}$  is positive, mode 3 is selected in order to discharge the capacitor. In contrast, when the capacitor current  $i_c$  is negative, i.e., when  $d_{tempo}$  is negative, mode 2 is selected.

The ratio of  $I_{ACp}$  over  $I_{IN}$  can be obtained as follows based on (3), and substituting (10) into (8) and (9).

$$\frac{I_{ACp}}{I_{IN}} = 2\frac{V_{IN}}{V_{ACp}} \tag{10}$$

Therefore,  $d_{mode1}$ ,  $d_{mode2}$  and  $d_{mode3}$  are obtained by (11) and (12) by using (8), (9) and (10).

$$d_{model} = 2 \frac{V_{IN}^{*}}{V_{Acp}} |\sin(\omega t)| - d_{mode3}$$
(11)

$$\begin{cases} d_{mode2} = \begin{cases} d_{tempo} & , d_{tempo} \ge 0 \\ 0 & , d_{tempo} \le 0 \end{cases} \\ d_{mode3} = \begin{cases} -d_{tempo} & , d_{tempo} \le 0 \\ 0 & , d_{tempo} \ge 0 \end{cases} \end{cases}$$
(12)

where  $V_{IN}^*$  is the reference value of the input DC voltage. Note that  $V_{IN}^*$  has to satisfy (13) because all duty commands should be positive value and satisfy (5).

$$V_{IN}^{*} \le \frac{V_{Acp}}{2} \tag{13}$$

From (13), the maximum of the input DC voltage is limited by half of single phase maximum voltage. Therefore, (13) shows that PVs which has open circuit voltage bellow half of the single phase maximum voltage can be used. On the other hand, the maximum of the input DC voltage is not related to a MPPT control because it is conducted by using the input power generated by PVs.

Fig. 5 shows a control block diagram of the proposed circuit. Based on (8), (9) and (10), the duty ratio commands are calculated from the detected grid voltage  $v_{ac}$ , capacitor voltage  $v_c$ , input current  $i_{in}$ , command of the input voltage  $V_{IN}^{*}$ , minimum voltage of the active buffer capacitor  $V_{Cmin}$ , and capacitance of the active buffer capacitor  $C_c$ . The voltage and current generated by a PV actually depend on conditions of the weather and so on. In this paper, experimental verifications for actual PVs are not conducted. However, using a maximum power point tracking (MPPT) control and a PI regulator, the proposed circuit can be adopted for actual PVs. First, the maximum power point tracking (MPPT) control is conducted by using detected input voltage  $v_{in}$  and input current  $i_l$ . Then, the controller of MPPT outputs the command of input current. The input current is controlled by using a PI regulator and it outputs the command of input voltage. As a result, the proposed method can be applied to actual PVs.

If the capacitance in a buffer circuit is changed due to applied voltage, temperature variation and so on, the command of the voltage in the active buffer capacitance is changed. As a result, the error in the required buffer circuit power occurs and the input power fluctuates. However, even though the capacitance in the buffer circuit is changed, unstable operation that proposed circuit cannot be connected to the grid does not occur. That is why switching patterns of the buffer circuit and the inverter are theoretically determined based on (5). Therefore, the proposed method is robust with respect to parameters variations from the view point of the stability of operations.



Figure 5. Control block diagram.

TABLE I. SWITCHING TABLE.

| of mode | Ssgn | $S_{I}$ | <i>s</i> <sub>2</sub> | <i>S</i> 3 | $S_{w0}$ | $S_{WI}$ | $S_{w2}$ | $S_{W3}$ | $S_{W4}$ |
|---------|------|---------|-----------------------|------------|----------|----------|----------|----------|----------|
| Mode1   | 1    | 1       | 1                     | 1          | 0        | 1        | 0        | 0        | 1        |
| Mode2   | 1    | 0       | 1                     | 0          | 0        | 0        | 0        | 0        | 1        |
| Mode3   | 1    | 0       | 0                     | 1          | 1        | 1        | 0        | 0        | 1        |
| Mode4   | 1    | 0       | 0                     | 0          | 1        | 0        | 0        | 0        | 1        |
| Mode1   | -1   | 1       | 1                     | 1          | 0        | 0        | 1        | 1        | 0        |
| Mode2   | -1   | 0       | 1                     | 0          | 0        | 0        | 0        | 1        | 0        |
| Mode3   | -1   | 0       | 0                     | 1          | 1        | 0        | 1        | 1        | 0        |
| Mode4   | -1   | 0       | 0                     | 0          | 1        | 0        | 0        | 1        | 0        |

Table I presents the pulse transform table for the generation of gate pulses. The gate pulses are given by comparing the pulse transform tables with a triangle carrier. Note that the capacitor voltage is controlled by a PI controller.

# IV. EXPERIMENTAL RESULTS

In order to demonstrate the validity of the proposed inverter, a 400-W prototype circuit has been tested. The proposed control is implemented using a digital control system with a digital signal processor (DSP, TMS320C6713 DSK) and a field-programmable gate array (FPGA, Actel ProASIC Plus APA300). Note that the controller is not optimized for the proposed circuit. A typical controller is used to check the fundamental operation of the proposed circuit in our laboratory. In this paper, the power supplies are connected at the input and output of the proposed circuit for the simplicity since this paper aims to confirm a fundamental operation. Moreover, the input and output sides are controlled as the current source mode and voltage source





(b) Capacitor voltage and output waveforms.

#### Figure 6. Experimental waveforms.

mode with assuming that the grid voltage is 100 V, respectively. The input and output filters consist of a 1-mH (% $X_L = 1.25$ %) inductor and a 3.3-µF capacitor. A 50-µF film capacitor is used for the active buffer capacitor. In the



Figure. 7. Simulation waveforms.

experiment, the grid voltage is 100  $V_{rms}$ , the input voltage command is set to 70 V, and a carrier frequency is 20 kHz.

Fig. 6 shows the experimental waveforms of the proposed circuit. Fig. 6 (a) illustrates the input and output waveforms when the prototype is operated with the rated power. From the experimental results, the output power factor is 99.9%, and the total harmonics distortion (THD) of output current is 4.24%. Simultaneously, DC voltage is controlled according to the reference value of 70 V. Moreover, the voltage ripple is 9.33%. Fig. 6 (b) shows the capacitor voltage which is fluctuating with twice of the grid frequency. Furthermore, the amplitude of the voltage fluctuation matches to theoretical value. Hence, it is confirmed that the proposed circuit achieves the power pulsation compensation with active buffer.

Fig. 7 shows the simulation waveforms of the proposed circuit in a transient-state operation when the input power and the input voltage are changed. From the simulation result, if the input voltage and input current are changed, the output voltage and output current are stable without such surge voltage and spike current. As a result, the proposed method is robust for the transient-state operation.

Fig. 8 presents the efficiency and power factor characteristics subjects to the output power. The output power factor is 99% at the rating power and the maximum efficiency is 94.9%. Additionally, high efficiency and power factor are confirmed in wide range of output power.

Fig. 9 shows the harmonics analysis results of the proposed circuit. The THD of the output current is less than 5% within the output power from 100 W to 400 W. From this result, it is clear that the PV interconnection with the proposed circuit can be achieved. Besides, DC voltage ripple is suppressed to less than 12% within the output power from



Figure. 8. Efficiency and output AC power factor.



Figure. 9. THD of output current and input voltage ripple.

TABLE II. SPECIFICATIONS OF THE PROTOTYPE CONVERTER.

| Input voltage V <sub>IN</sub> | 100 V      | Output power $P_{OUT}$    | 500 W |
|-------------------------------|------------|---------------------------|-------|
| Output voltage $V_{AC}$       | 200 V(rms) | Output frequency $f_{AC}$ | 50 Hz |

TABLE III. DEVICE INFORMATION OF PROTOTYPE CONVERTER.

| S <sub>0</sub> ,S <sub>1</sub> ,S <sub>3</sub> | IPW60R041C6 (Infineon) | $ \begin{array}{c} V_{DS}:650[V] \ R_{DS}:0.041[\Omega] \\ T_r:10[ns] \ T_f.7[ns] \ T_{rr}:950[ns] \end{array} $   |
|------------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------|
| $S_{2}, S_{4}$                                 | STY139N65M5 (STM)      | $\begin{array}{c} V_{DS}:710[V] \ R_{DS}:0.017[\Omega] \\ T_{r}:56[ns] \ T_{f}:37[ns] \ T_{r}:570[ns] \end{array}$ |
| D <sub>0</sub> ,D <sub>1</sub>                 | DSEI120-06A (IXYS)     | V <sub>RRM</sub> :600[V] V <sub>F</sub> :1.3[V]<br>T <sub>rr</sub> :35[ns]                                         |

100 W to 400 W. This is attributed that the power pulsation are compensated by the active buffer circuit.

# V. COMPARISON TO CONVENTIONAL BOOST CHOPPER

In this section, a power density of the proposed circuit is compared with the conventional boost chopper in order to clarify a superiority of the circuit. Table II provides the design specifications of the prototype. In this consideration, a PV with a rated voltage of 100 V and a grid of 200 V are assumed.

# A. Circuit Design and Calculation of Volume

#### 1) Switching Devices: S and D

Table III presents the device information of the prototype. The basis of selection for each component such as a switches and diodes is in common. Thus, the same components are used in both the proposed circuit and conventional boost chopper. In the selection of the MOSFETs, the switches  $S_0$ ,  $S_1$ ,  $S_3$ , which can achieve high speed switching, and the switch  $S_2$ , which has a low on resistance are selected. Similarly, the fast recovery diodes  $D_0$  and  $D_1$  are selected.

# 2) DC Link Capacitor: $C_c$

In the conventional circuit, the average capacitor voltage  $V_c$  is boosted up to 350 V. Besides, the allowable voltage ripple is set to 2.5% where the voltage ripple is defined as (14) with using a fluctuation range of the voltage  $\Delta V_c$ .

$$rip_{C} = \frac{\Delta V_{C}}{2V_{C}} \tag{14}$$

On the other hand, the proposed converter has proven able to control the capacitor voltage significantly. The minimum voltage and maximum voltage of the capacitor are set to 282 V to 430 V respectively. The required lowest capacitance is calculated from (15).

$$C_c = \frac{P_{OUT}}{4\pi f_{AC} V_C^2 r i p_C}$$
(15)

Besides, the current ripple  $I_{ripple\_Cc}$ , which flows into the capacitor, is obtained by

$$I_{ripple\_Cc} = \frac{P_{OUT}}{V_C}$$
(16)

Note that, considering the current ripple from the boost chopper and inverter, twice the ripple current, which is calculated by (16), is used as a selected value.

The electrolytic capacitor is chosen as a DC link capacitor of the boost chopper because the 260  $\mu$ F is needed in order to confirm the design specifications. In contrast, a laminated ceramic capacitor can be used because the calculated value with (15) is 30  $\mu$ F. Note that, the DC link capacitor  $C_C$  is not affected by the switching frequency. Besides, the volume of the capacitor is derived from capacitors in the marketplace.

#### 3) Inductor: $L_{dc}$ , $L_{ac}$

Each inductor is designed based on the ripple ratio of inductor current. The ripple ratio of the boost inductor and the interconnected inductor are set as 10% and 5%, respectively. Note that the ripple ratio is defined by (17) using the ripple current  $\Delta I_L$  and the average current of inductors  $I_L$ .

$$rip_L = \frac{\Delta I_L}{2I_L} \tag{17}$$

In case of the boost inductor  $L_{dc}$ , the required inductance is obtained by (18).

$$L_{dc} = \frac{V_{IN}(V_C - V_{IN})}{2I_L rip_L V_C f_{sw}}$$
(18)

where  $f_{sw}$  is the switching frequency. Here, volumes of the inductors are evaluated using Area product concept [18].

# 4) Filter: $L_{f}$ , $C_{ac}$ , $C_{dc}$

The standardized filter inductance  $L_f$  at the switching frequency of 10 kHz is set to 1% of the output power capacity. The filter inductance  $L_f$  is determined so that the ripple current is same according to the switching frequency. Values of  $C_{ac}$  and  $C_{dc}$  are selected so that the cut-off frequency is one-tenth of the switching frequency.

#### 5) Cooling fin

The volume of the cooling fin is estimated by CSPI based on the power loss that is calculated from a simulation [21]. Here, natural air cooling is considered as the cooling method. In this paper, the CSPI value is 3, the volume of the cooling fin is calculated so that the chip temperature is below than 125 deg. C when the ambient temperature is 45 deg. C.

# VI. COMPARIOSON OF POWER LOSS

This chapter shows the loss analysis using the circuit simulator Piece-wise Linear Electrical Circuit Simulation (PLECS).

Fig. 10 shows the efficiencies of the conventional circuit and the proposed circuit when the switching frequency is 10 kHz and 100 kHz, respectively. When the switching frequency is 10 kHz, in the proposed circuit, the conduction loss of the diodes is dominant in the total loss because the number of employed diodes is two. The total loss increases due to the increasing of the switching loss when the switching frequency is 100 kHz.

#### VII. COMPARISON OF VOLUMES

Fig. 11 shows pareto-front curves, which shows the relationship between the power density and the efficiency according to variation of the switching frequency. As a result, it is confirmed that the maximum power density of the conventional circuit and the proposed circuit is 2.75 kW/L at the switching frequency 70 kHz and 4.86 kW/L at the switching frequency 80 kHz, respectively. In addition, the proposed converter can achieve higher efficiency at high switching frequency comparing with that of the conventional circuit.

Fig. 12 shows ratios of each volume at the maximum power density. As a result, it can be seen that the volume of the proposed circuit is reduced by approximately 40% compared with that of the conventional circuit. In the conventional circuit, a DC link capacitor and an interconnected inductor are the cause of the large size. Especially, the volume of the DC link capacitor cannot be decreased according to the increasing of the switching frequency. On the other hand, the volume of the buffer capacitor in the proposed circuit can be decreased according to the increasing of the switching frequency.

## VIII. CONCLUSION

This paper proposes a new circuit topology and a control scheme for a single-phase current source inverter with a power decoupling circuit which is called as the active buffer. The proposed inverter achieves low-DC-input voltage ripple and also provides clear sinusoidal current into the singlephase grid, without large passive components in the DC bus. These components are conventionally required in order to decouple the power pulsation caused by single-phase power source. In this paper, the fundamental operations of the proposed inverter are demonstrated experimentally. From the experimental results, the input voltage ripple is 8.87% and the output current THD is 4.24%. In addition, the output power factor over of 99% and the maximum efficiency of 94.9% are obtained. Finally, it is confirmed that the maximum power density of the conventional circuit and the proposed circuit could be 2.75 kW/L at the switching frequency 70 kHz and 4.86 kW/L at the switching frequency 80 kHz, respectively.

#### REFERENCES

- M. Calais, J. Myrzik, T. Spoone, and V. G. Agelidis, "Inverters for single-phase grid connected photovoltaic systems-an overview," in Proc. 2002 IEEE 33rd Annual Power Electronics Specialists Conference, 2002. pesc 02, vol. 2, pp. 1995–2000, 2002.
- [2] S. Kjaer and J. Pedersen, "A review of single-phase grid-connected inverters for photo-voltaic modules," IEEE Trans. Ind. Ap., vol. 41, no. 5, pp. 1292-1306, 2005.
- [3] D. Cao, S. Jiang, and X. Yu, "Low Cost Semi-Z-source Inverter for Single-Phase Photo-voltaic Systems," IEEE Trans. Power Electron., vol. 26, no. 12, pp. 3514-3523, 2011.
- [4] S. Harb, H. Hu, N. Kutkut, I. Batarseh, and Z. J. Shen, "A three-port Photovoltaic (PV) micro-inverter with power decoupling capability," in 2011 Twenty-Sixth Annual IEEE Applied Power Electronics Conference and Exposition (APEC), no. 2, pp. 203–208, 2011.
- [5] Z. Chao, H. Xiangning, and Z. Dean, "Design and control of a novel module integrated converter with power pulsation decoupling for photovoltaic system," in Proc. International Conference on Electrical Machines and Systems, ICEMS 2008, pp. 2637-2639, 2008.
- [6] T. Shimizu, K. Wada, and N. Nakamura, "Flyback-Type Single-Phase Utility Interactive Inverter With Power Pulsation Decoupling on the DC Input for an AC Photovoltaic Module System," IEEE Trans. Power Electron., vol. 21, no. 5, pp. 1264-1272, 2006.
- [7] B. Singh, B. N. Singh, A. Chandra, K. Al-Haddad, A. Pandey and D. P. Kothari, "A review of single-phase improved power quality AC-DC converters", IEEE Trans. Ind. Electron., vol. 50, No. 5, pp. 962-981, 2003.
- [8] Q. Li and P. Wolfs, "A Review of the Single Phase Photovoltaic Module Integrated Converter Topologies With Three Different DC Link Configuration," IEEE Trans. Power Electron., vol. 23, no. 3, pp. 1320–1333, 2008.
- [9] H. Hu, S. Harb, N. Kutkut, I. Batarseh, and Z. Shen, "A review of power decoupling techniques for micro-inverters with three different decoupling capacitor locations in PV systems," IEEE Trans. Power Electron., vol. PP, no. 99, p. 1, 2012.
- [10] C. Rodriguez and G. Amaratunga, "Long-lifetime power inverter for photovoltaic AC modules," IEEE Trans. Ind. Elec., vol. 55, no. 7, pp. 2593-2601, Jul. 2008.
- [11] J. C. Crebier, B. Revol, and J. P. Ferrieux, "Boost-chopper-derived PFC rectifiers: interest and reality," IEEE Trans. Ind. Elec., vol. 52, no. 1, pp. 36–45, 2005.



Figure. 10. Comparison of loss analysis.







Figure. 12. Comparison of converter volumes.

- [12] L. Huber, L. Gang, and M. M. Jovanovic, "Design-oriented analysis and performance evaluation of buck PFC front end," IEEE Trans. Power Electron., vol. 25, no. 1, pp. 85–94, 2010.
- [13] G. Moschopoulos, P. K. Jain, "A Novel Single-Phase Soft-Switchied Rectifier With Unity Power Factor and Minimal Component Count", IEEE Trans. Ind. Electron., vol. 51, No. 3, pp. 566-576, 2004.
- [14] C. Licitra, L. Malesani, G. Spiazzi, P. Tenti and A. Testa, "Singleended soft-switching electronic ballast with unity power factor," IEEE Trans. Ind. Ap., vol. 29, no. 2, pp. 382-388, 1993.
- [15] P. T. Krein and R. S. Balog, "Cost-Effective Hundred-Year Life for Single-Phase Inverters and Rectifiers in Solar and LED Lighting Applications Based on Minimum Capacitance Requirements and a Ripple Power Port," 2009 Twenty-Fourth Annual IEEE Applied

Power Electronics Conference and Exposition, pp. 620-625, Feb. 2009.

- [16] A. C. Kyritsis, N. P. Papanikolaou, and E. C. Tatakis, "A novel Parallel Active Filter for Current Pulsation Smoothing on Single Stage Grid-connected AC-PV Modules," in Proc. 2007 European Conference on Power Electronics and Applications, 2007, pp. 1-10.
- [17] M. Saito, T. Takeshita, and N. Matsui, "A single to three phase matrix converter with a power decoupling capability," in Proc. 2004 IEEE 35th Annual Power Electronics Specialists Conference, 2004. PESC 04, 2004, pp. 2400–2405.
- [18] M. Saito and N. Matsui: "A Single- to Three-phase Matrix Converter for a Vector-Controlled Induction Motor", IEEE Industry Applications Society Annual Meeting, 2008., IAS '08, pp. 1 - 6, (2008)
- [19] Y. Ohnuma and J.-ichi Itoh, "A control method for a single-to-threephase power con-verter with an active buffer and a charge circuit," Proc. IEEE Energy Conversion Con-gress and Exposition ECCE 2010, pp. 1801-1807, 2010.
- [20] C. W. T. McLyman, Transformer and Inductor Design Handbook, 3<sup>rd</sup> Ed., New York, NY: Marcel Dekker, 2004.
- [21] J. W. Kolar, J Biela and J, Minibock : [Exploring the Pareto Front of Multi –Objectice Single-Phase PFC Rectifier Design Optimization -99.2% Efficiency vs. 7kW/dm<sup>3</sup> Power Density ], IPEMC 2009-China, (2009)