# Development of DC to Single-phase AC Voltage Source Inverter with Active Power Decoupling Based on Flying Capacitor DC/DC Converter

Hiroki Watanabe, Student Member, Tomokazu Sakuraba, Student Member, Keita Furukawa, Student Member IEEE, Keisuke Kusaka, Member, IEEE, and Jun-ichi Itoh, Senior Member, IEEE

Abstract-In the present, an power decoupling method without additional component is proposed for a DC to Singlephase AC converter, which consists of a flying capacitor DC/DC converter (FCC) and the voltage source inverter (VSI). In particular, a small flying capacitor in the FCC is used for both a boost operation and a double-line-frequency power ripple reduction. Thus, the DC link capacitor value can be minimized in order to avoid the use of a large electrolytic capacitor. In addition, component design, of e.g., the boost inductor and the flying capacitor, is clarified when the proposed control is applied. Experiments were carried out using a 1.5-kW prototype in order to verify the validity of the proposed control. The experimental results revealed that the use of the proposed control reduced the DC link voltage ripple by 74.5%, and the total harmonic distortion (THD) of the inverter output current was less than 5%. Moreover, a maximum system efficiency of 95.4% was achieved at a load of 1.1 kW. Finally, the high power density design is evaluated by the Pareto front optimization. The power densities of three power decoupling topologies, such as a boost topology, a buck topology, and the proposed topology are compared. As a result, the proposed topology achieves the highest power density (5.3kW/dm<sup>3</sup>) among the topologies considered herein.

*Index Terms*—Photovoltaic system (PV), Flying capacitor DC/DC converter, Active power decoupling, Power density design.

### I. INTRODUCTION

In recent years, photovoltaic (PV) systems have been actively researched as a sustainable power solution. As a result, the world global market installation reached a record high of 277 GW in 2015 [1]. In order to use the generated power by PV panels, power converter systems (PCSs) are used to connect the PV system to the single-phase AC grid. These PCSs require the following capabilities: (1) high efficiency power conversion, (2) "plug and play" operation, (3) maintenance free, and (4) small packaging design.

In order to fulfill these capabilities, two-stage power conversion using a DC/DC converter and a voltage source inverter (VSI) is generally used due to its simple configuration. Furthermore, multi-level converters, such as neutral point

Hiroki Watanabe, Tomokazu Sakuraba, Keita Fulukawa, Keisuke Kusaka and Jun-ichi Itoh are with the Dept. Electrical Electronics and Information, Nagaoka University of Technology, Niigata 940-2188, Japan (e-mail: hwatanabe@stn.nagaokaut.ac.jp;t\_sakuraba@stn.nagaokaut.ac.jp;archer\_FK @stn.nagaokaut.ac.jp;kusaka@vos.nagaokaut.ac.jp;itoh@vos.nagaokaut.ac.jp ). clamped converters (NPCs) or flying-capacitor DC/DC converters (FCCs), have been used in two-stage power conversion due to advantages such as high efficiency and high power density. These advantages are obtained by using a low on-resistance switching power device owing to the use of lowvoltage-rating devices in the multi-level topology. Meanwhile, the inductor volume can also be minimized because the harmonic components of the inductor voltage can be reduced. In the FCC converter topology, the switched capacitor converter (SCC) is the popular configuration [2]-[3]. SCC can achieve the boost-up operation without large inductor. However, the inrush current on DC side occurs due to the flying capacitor. In order to solve this problem, the SCC with the small inductor is considered in [4]. The SCC with small inductor can reduce the inrush current in comparison with the conventional SCC. In addition, a high boost ratio can be achieved by small inductor and flying capacitor.

On the other hand, double-line-frequency power ripple occurs in the DC side due to the single-phase AC grid. This power ripple leads to a decrease in a performance of the maximum power point tracking (MPPT). Therefore, a bulky electrolytic capacitor is usually required in the DC link in order to absorb the power ripple: i.e., a passive power decoupling method is used. However, the electrolytic capacitor limits the life-time of the power converter according to the Arrhenius law.

In order to solve this problem, active power decoupling methods have been energetically studied [5-15]. The active power decoupling is realized through the addition of switching devices and small passive energy buffer. Active power decoupling methods can reduce the capacitance required for power ripple compensation, which enables the use of film capacitors or ceramic capacitors instead of an electrolytic capacitor. Generally, the active power decoupling technique can be categorized into two types: the power decoupling technique based on parallel connection and series connection, where an auxiliary power decoupling circuit is connected to the DC link or AC side. A topological review of these power decoupling technique has been presented in [16]. In [16], these conventional techniques can reduce the capacitance for power decoupling. However, it is also reported the active power decoupling methods based on series or parallel connection worsens the converter efficiency due to the loss from the additional component [17]. Therefore, achievement of active

Manuscript received March 21, 2017; revised May 1, 2017; accepted June 28, 2017.

power decoupling capability without the need for an additional component is a key technique in realizing high efficiency and high power density [18].

This paper proposes a novel active power decoupling method based on the FCC. The original contribution of the present paper is that active power decoupling control is achieved using a typical DC/DC converter without any additional components in order to reduce the volume, cost, and converter loss. In the paper, a multi-level DC/DC converter that has capacitive storage is focused. Originally, the FCC has a small flying capacitor in order to achieve a high boost ratio. The proposed control uses this capacitor for both boost operation and double-line-frequency power ripple compensation, i.e., active power decoupling. As a result, the DC link capacitor value can be minimized. In addition, the advantages of the multi-level converter remain. Thus, the conduction losses and the inductor volume are reduced in comparison with the typical boost converter. However, the active power decoupling control decays the PV input current control performance because the voltage fluctuation of the flying capacitor disturbs the input current control. Therefore, this disturbance is compensated by the proposed input current control.

The remainder of the paper is organized as follows. In section II, the configuration of the proposed converter is explained. In section III, the proposed active power decoupling control is described. In section IV, the component design of the proposed converter is explained, and the fundamental operation is then demonstrated experimentally. In this section, high efficiency design is discussed based on converter loss analysis. In section V, the high power density condition is evaluated with the Pareto front optimization when the switching frequency is changed.

#### II. CIRCUIT CONFIGURATION

# A. Two-stage DC to Single-phase AC grid connected converter with typical boost converter.

Fig. 1 shows the DC to single-phase AC grid-connected converter with a typical boost converter. The boost converter boosts the PV input voltage above the peak value of the grid voltage, and the generated power is supplied to the single-phase grid by the VSI. In this case, a bulky electrolytic capacitor  $C_{dc}$  is required in the DC link due to the double-line-frequency power ripple of the single-phase grid. In addition, a large DC inductor  $L_{dc}$  is used for the boost operation of the PV input voltage Vin. In addition, the electrolytic capacitor limits the life-time of converter.

# *B. Electrolytic capacitor less converter with active power decoupling circuit.*

Fig. 2 shows the active power decoupling configuration for the electrolytic capacitor-less converter and the conventional active power decoupling topologies considered herein [19-22]. Topologies can be categorized into two basic types, parallelconnected topologies and series-connected topologies as shown in Fig.2 (a), (b) and 2 (c), respectively. In particular, the active power decoupling circuit is implemented in series or



Fig. 1. DC to single-phase AC grid connected converter with typical boost converter.



Fig. 2. Active power decoupling approaches.

in parallel from the main power path. Consequently, the DC link capacitance is drastically reduced, and a small film or ceramic capacitor can be used instead of the bulky electrolytic capacitor. However, the additional component increases the converter loss. In addition, the circuit configuration becomes complex as shown in Fig.2 (b), and the control for the additional circuit must be modified for each conventional

topology in order to achieve active power decoupling. In order to solve these problems, an approach in which the active power decoupling capability is implemented through the DC/DC converter is proposed, as shown in Fig. 2 (d).

# *C. Proposed active power decoupling scheme for DC/AC conversion.*

Fig. 3 describes the DC to single-phase AC grid-connected converter with the FCC, which is used in the proposed active power decoupling. In the proposed method, the small flying capacitor  $C_{fc}$  is used for both the boost operation of the PV input voltage Vin and the active power decoupling. The FCC has many advantages compared to the typical boost converter.

First, the low voltage rating devices, which have low onresistance, can be used because the drain-source voltage of each MOSFET can be reduced due to the increase in the number of levels, i.e., the characteristic of the multi-level topology. Therefore, low conduction loss can be achieved. In addition, the volume of the boost inductor  $L_{fc}$  is small compared to that of the typical boost converter. In the typical boost converter, the inductor voltage alternates between zero voltage and the DC link voltage. On the other hand, the maximum inductor voltage of FCC converter can be reduced in comparison with typical boost converter because the inductor voltage is clamped to the flying capacitor voltage and the difference value between the DC link voltage and the flying capacitor voltage. In other words, in the typical boost converter, the boost operation is achieved by only the boost inductor whereas in the FCC converters (even when the proposed method is applied) the boost operation is achieved by both the boost inductor and the flying capacitor. As a result, the inductor current ripple in the FCC converters becomes low in comparison with the typical boost converter. Therefore, the inductance in the FCC converters can be minimized compared with the typical boost converter.

In the conventional control for the FCC, the flying capacitor voltage is maintained constant at the half of the DC link voltage. In this paper, this flying capacitor voltage is fluctuated in order to realize active power decoupling. Consequently, when active power decoupling is achieved by the FCC, the DC link capacitance can be reduced, and the bulky electrolytic capacitor is not required. The contribution of the proposed converter has a simple configuration and requires no additional components.

Note that, the decrease in the converter efficiency is an important technical issue in active power decoupling methods. The proposed active power decoupling approach has the potential to achieve low efficiency degradation as compared to conventional active power decoupling topologies. On the other hand, in the paper, a two-level VSI is used for grid connection. In order to achieve high efficiency and to reduce the use of the grid connected inductor, a multi-level inverter topology can also be used. In this paper, only the FCC is focused.

#### III. CONTROL STRATEGY OF PROPOSED CONVERTER

# A. Principle of active power decoupling

Fig. 4 shows the principle of power ripple compensation by



Fig. 3. DC to single-phase AC grid connected converter with FCC. The proposed active power decoupling approach does not require additional component.



Fig. 4. Principle of the active power decoupling. Buffer power  $P_{buf_jf_c}$  is charge and discharge by the flying capacitor  $C_{jc}$ . The  $P_{buf_jf_c}$  is given by the mismatch in instantaneous power between input power  $P_{in}$  and output power  $P_{out}$ .

fluctuating the flying capacitor voltage. When both the output voltage and current waveforms are sinusoidal, the instantaneous output power pout is expressed as

$$p_{out} = \frac{V_{acp}I_{acp}}{2}(1 - \cos 2\omega t) \tag{1}$$

where,  $V_{acp}$  is the peak voltage,  $I_{acp}$  is the peak current, and  $\omega$  is the angular frequency of the output voltage [23]. As shown in (1), the power ripple at twice the frequency of the single-phase power grid appears at the DC link.

In order to absorb this power fluctuation, the instantaneous buffer power  $p_{buf}$  should be controlled by

$$p_{buf} = \frac{1}{2} V_{acp} I_{acp} \cos 2\omega t \tag{2}$$

where, the polarity of  $p_{buf}$  is defined as positive when the flying capacitor  $C_{fc}$  discharges. Note that the active power of  $C_{fc}$  is zero. As a result of the power decoupling, the input power is matched to the output power. Thus, the relationship between the input and output power is expressed as follows:

$$p_{in} = \frac{1}{2} V_{acp} I_{acp} = V_{IN} I_{IN}$$
(3)

Fig. 5 shows the operation modes of the FCC. The proposed converter is operated in two modes. In mode 1, the flying capacitor  $C_{fc}$  is discharged to the single-phase grid, whereas, in mode 2, the flying capacitor  $C_{fc}$  is charged. Each mode is switched at twice the grid frequency. Through these modes, the flying capacitor voltage is fluctuated at twice the grid frequency in order to compensate the mismatch power between the PV side and the single-phase grid, and to maintain a constant PV input power.

### B. Control block diagram of proposed converter

Fig. 6 shows the control block diagram of the FCC and the VSI. In the proposed control, an automatic current regulator (ACR) and an automatic voltage regulator (AVR) are implemented in order to control the generated power, and the active power decoupling.

First, the duty references for the input current control are expressed as

$$d_{1} = \frac{v_{in} - v_{conv}}{v_{dc} - v_{fc}}$$
(4)

$$d_2 = \frac{v_{in} - v_{conv}}{v_{fc}}$$
(5)

where,  $v_{in}$  is the PV input voltage,  $v_{conv}$  is the terminal voltage,  $v_{fc}$  is the flying capacitor voltage, and  $v_{dc}$  is the DC link voltage. Conventionally,  $v_{fc}$  is constant, and is clamped to  $v_{dc}$  /2. Thus, the duty references in (4) and (5) become equal to each other, and each switching mode, as shown in Fig. 5, is employed equally. On the other hand, the proposed control fluctuates the flying capacitor voltage in order to achieve the power decoupling. As a result, the duty reference of the discharge mode (mode 2) is different than that without the power decoupling.

In addition, in the flying capacitor voltage control, the flying capacitor voltage  $v_{fc}$  is fluctuated at twice the grid frequency in order to compensate the single-phase power fluctuation. The voltage reference  $v_{fc}^{**}$  is expressed as

$$v_{fc}^{*} = \sqrt{\left(\frac{v_{dc}}{2} - \frac{p_{out}}{\omega C_{fc} V_{dc}}\right)^{2} - \frac{p_{out}}{\omega C} \left\{\sin(2\omega t) - 1\right\}}$$
(6)

where,  $p_{out}$  is the output power, and  $\omega$  is the angular frequency of the single-phase grid voltage. Following (6), the flying capacitor voltage includes the second-order harmonics of the single-phase grid frequency, and the voltage amplitude value is inversely proportional to the flying capacitor value  $C_{fc}$ . In other words, when the flying capacitor voltage is fluctuated largely,  $C_{fc}$  can be minimized.

In order to ensure the stability between the input current control and the flying capacitor voltage control, it is necessary to consider the non-linearity of the duty reference because the



Fig. 5. Operation mode of the flying capacitor DC/DC converter for achieving active power decoupling.



Fig. 6. Control block diagram of proposed converter.

power decoupling duty reference given by the flying capacitor voltage control is added to the input current duty reference.

Fig. 7 shows the operation mode when the boost ratio is more than two. In this case, the FCC has three modes. Fig. 8 shows the switching state on each operation mode both with and without power decoupling. Note that, the duty reference  $d_1$ is the duty ratio of the discharge mode (Mode II), the duty reference  $d_2$  is the duty ratio of the charge mode (Mode IV), the other state is defined the inductor charge mode (Mode I, III, V)

First, the inductor voltage  $V_L$  is expressed as

$$V_{L} = V_{in} - V_{conv} \tag{7}$$



where,  $V_{conv}$  is the voltage across S<sub>3</sub> and S<sub>4</sub>. Generally, the flying capacitor voltage is clamped to half of the DC link voltage  $V_{dc}$ . In state II,  $V_{conv}$  equals to the difference value between the DC link voltage and the flying capacitor voltage. In state IV,  $V_{conv}$  equals to the flying capacitor voltage. Finally, in the state I, III, V, the inductor voltage equals to the input voltage.

According to these conditions, when the active power decoupling is not applied,  $V_{conv}$  is expressed as

$$V_{conv} = d_1 \frac{V_{dc}}{2} + d_2 \frac{V_{dc}}{2} = dV_{dc}$$
(8)

On the other hand, when the power decoupling is applied,  $d_2$  depends on the power decoupling control because the flying capacitor should be charged by the double-line frequency as shown in Fig. 4 (b). In addition, the flying capacitor voltage fluctuates around the half value of the DC link voltage due to the power decoupling control. Following these reasons, when the active power decoupling is applied,  $V_{conv_with_buffer}$  is expressed as

$$V_{conv_with_buffer} = d_1 (V_{dc} - V_{fc}) + (d_2 + d_{buf}) V_{fc} = dV_{dc} + d_{buf} V_{fc}$$
(9)

where,  $d_{bud}$  is the duty ratio of the power decoupling mode. Comparing (8) and (9),  $V_{conv}$  does not match, and  $d_{bud}$  behaves as a disturbance to the input current control. Consequently, the input current is fluctuated at the double-line frequency.

In order to obtain the constant input current, the disturbance compensation is considered. In order to compensate the disturbance introduced by the power decoupling,  $V_{conv}$  has to be matched in both case with or without power decoupling. Thus, the disturbance compensation duty  $d_c$  is added to  $d_1$ . In this case,  $V_{conv\_with\_buffer}$  is expressed as

$$V_{conv_with_bdfer} = (d_1 + d_c)(V_{dc} - V_{fc}) + (d_2 + d_{buf})V_{fc}$$
  
=  $dV_{dc} + d_c(V_{dc} - V_{fc}) + d_{buf}V_{fc}$  (10)

According to (10), when the second and three terms become zero,  $V_{conv}$  is matched in both equations (8) and (10). Thus,  $d_c$  is decided from (10), and it is expressed as

$$d_{c}(v_{dc} - v_{fc}) = -v_{fc}d_{buf}$$
(11)

$$d_{c} = -\frac{v_{fc}}{v_{dc} - v_{fc}} d_{buf}$$
(12)

The proposed converter is operated by the typical PWM, which means that the switching frequency is constant. The controller operation is synchronized with the sampling frequency and the control performance depends on the design of PI controller. The flying capacitor voltage control is based on the input current control, which adjusts the duty for active power decoupling. However, when the input current has negative or zero periods, the flying capacitor cannot charge. It means the flying capacitor voltage cannot control in these modes. Thus, the proposed converter has to be always operated in continuous current mode. In addition, the over modulation limits the flying capacitor control because the duty reference from the power decoupling control is added to the input current control.

When the MPPT is implemented, the input current reference  $i_{in}^*$  is decided from the maximum power point. For example, when the Perturbation and Observation (P&O) method is applied, the input power is calculated from the detected values of the input voltage and the input current. When the value of the input power at the previous sampling period is less than the value, the input current reference  $i_{in}^*$  is increased. On the other hand, when the previous value of the input power at the previous value of the input power at the previous sampling period is higher than the present value,  $i_{in}^*$  is decreased. On the other words, the typical MPPT control can be simply applied into the proposed control.

On the AC side, the DC link voltage control and the inverter output current control are implemented in the VSI control. The DC link voltage is regulated to be higher than the single-phase peak grid voltage  $V_{acp}$ , and the inverter output current is controlled to sinusoidal waveforms. Note that, the phase reference is given by the grid voltage  $v_{ac}$  and the phased looked loop (PLL). As a result, the power factor becomes unity.

#### IV. COMPONENT DESIGN

### A. Flying capacitor $C_{fc}$

The flying capacitor  $C_{fc}$  is designed from the buffer energy

 $W_{buffer}$ , which is the electric storage energy compensating the power fluctuation. Then,  $C_{fc}$  is expressed as

$$C_{fc} = \frac{2W_{buffer}}{\omega(V_{c_{\max}}^{2} - V_{c_{\min}}^{2})}$$
(13)

where,  $V_{cmax}$  is the maximum value of the flying capacitor voltage,  $V_{cmin}$  is the minimum value of the flying capacitor voltage, and  $\omega$  is the angular frequency of the single-phase grid. In the proposed FCC converter, the flying capacitor becomes large in comparison with typical FCC converter because the flying capacitor is utilized for both the boost-up operation and the power decoupling. In order to reduce  $C_{fc}$ , the voltage amplitude of the flying capacitor voltage should be designed to be high.

Fig. 9 shows the relationship between the flying capacitor fluctuation voltage and the flying capacitor with 1 kW. For example, when the fluctuation voltage is set to 87 V, the flying capacitor is reduced to 100  $\mu$ F. However, the over modulation limits the flying capacitor control as explained in section III. In the future work, the limitation of the proposed control will be considered for optimization.

#### B. Boost inductor $L_{fc}$

The boost inductor  $L_{fc}$  is designed based on the current ripple  $\Delta i_{Lfc}$  of the inductor current. When the active power decoupling is not applied, the flying capacitor voltage is clamped to the half of the DC link voltage. On the other hand, the proposed control fluctuates the flying capacitor voltage at twice the grid frequency. As a result, the inductor voltage is similar to that without the active power decoupling. Thus, the boost-up inductor design of the proposed converter is considered from the maximum inductor ripple condition.

First,  $L_{fc}$  is designed from the inductor voltage and the current ripple, and expressed as

$$L_{fc} = \alpha \frac{V_L}{4f_{sw}\Delta I} \tag{14}$$

where,  $\alpha$  is the duty ratio,  $V_L$  is the inductor voltage,  $f_{sw}$  is the switching frequency, and  $\Delta I$  is the ripple ratio of the inductor current. In comparison with the typical boost converter, the inductance of the FCC can be reduced to one quarter because the ripple current frequency becomes the twice the switching frequency, and the voltage applied to the inductor  $V_{Lfc}$  is only half the DC link voltage  $V_{dc}$  because of the flying capacitor voltage  $V_{fc}$ . However, in the proposed circuit, the duty ratio and  $V_L$  are continuously changed due to the power decoupling control. Thus, the boost inductor of the proposed circuit is designed based on duty references  $d_{1_with_buffer}$  and  $d_{2_with_buffer}$ .

In the proposed control, the duty references  $d_{1\_with\_buffer}$  and  $d_{2\_with\_buffer}$  are expressed as

$$d_{1\_with\_buffer} = \frac{V_{in}}{V_{dc}} \{1 - \cos(2\omega t)\}$$
(15)



Fig. 9. Relationship between flying capacitor fluctuation voltage and flying capacitor.



Fig. 10. Relationship between boost inductor value and ripple voltage of flying capacitor  $C_{fc}$ .

$$d_{2\_with\_buffer} = \frac{V_{in}}{V_{dc}} \left\{ 1 + \left(\frac{V_{dc}}{v_{fc}} - 1\right) \cos(2\omega t) \right\}$$
(16)

where,  $d_{1\_with\_buffer}$  and  $d_{2\_with\_buffer}$  include the frequency component, which is dependent on the power decoupling duty  $d_{buf}$  and the control decoupling reference  $d_c$ . Using (15) and (16), the boost inductor of the proposed circuit is expressed as

$$L_{fc} = \frac{\max\{(v_{dc} - v_{fc} - v_{in})d_{1\_with\_buffer}, (v_{fc} - v_{in})d_{2\_with\_buffer}\}}{f_{sv}\Delta I_{Lfc}}$$
(17)

Fig. 10 shows the relationship between the boost inductor value and the ripple voltage of the flying capacitor in the FCC. The switching frequency  $f_{sw}$  is 16 kHz, and the DC link voltage  $V_{dc}$  is 380 V. The ripple current  $\Delta I_{Lfc}$  is 2.1 A, and the inductance of the typical boost converter is 1.8 mH. Note that, the inductance of the typical boost converter is constant with respect to the ripple voltage of the flying capacitor. In order to consider the validity of the inductor design equation (17), the design value and the simulation results are compared. In addition, the boost-up rate is changed from 2.5 to 5. The boost inductor value  $L_{fc}$  in the FCC is normalized by the inductance of the typical boost converter  $L_{chopper}$ . As shown in Fig. 9, the simulation results agree with the design values, thereby confirming the validity of the boost inductor design. In addition, the inductance ratio is less than 1p.u. for all conditions, which implies that the inductance of the FCC is smaller than that of the typical boost converter.

#### V. POWER DENSITY COMPARISON WITH PARETO OPTIMIZATION

In this section, the design method for achieving high power density and high efficiency in the DC to single-phase AC grid connected system is discussed. In particular, several active power decoupling topologies are compared in the terms of the power density [24-25].

Fig. 11 shows the three topologies considered in this paper, : the proposed active power decoupling, conventional boost type active power decoupling, and conventional buck type active power decoupling. In order to achieve high power density and higher efficiency, the design flows for the active power decoupling using the ceramic capacitor are introduced. Then, from the design flowchart and the specifications of commercially-available products, the power density and efficiency of the active power decoupling circuit are evaluated by Pareto optimization. Finally, the total loss and a total volume at the maximum power density are compared.

### A. Conventional boost-type power decoupling design

As shown in Fig. 11 (b), conventional boost type active power decoupling uses a typical boost converter and a buffer capacitor  $C_{buf}$  to absorb the power ripple in the DC link.

Fig. 12 shows the design flowchart for optimizing the design of the boost type active power decoupling. First, the capacitance of the buffer capacitor is calculated based on the average voltage and the voltage fluctuation range of the buffer capacitor. Then, the capacitor volume  $Vol_{Cbuf}$  is determined using commercially-available products. The switching device is decided based on the maximum voltage of the buffer capacitor. In this paper, a switching device having a rating voltage of 1200 V is used. The boost inductor is designed based on the switching frequency  $f_{sw}$  and the inductor ripple current. The volume of the boost inductor is estimated according to the area product method [26]. The heatsink volume is then calculated from the thermal resistance, which depends on the conduction loss  $P_{loss\_cond}$  and the switching loss  $P_{loss sw}$  of the switching devices. Finally, the Pareto optimization is obtained by varying the switching frequency in order to obtain the maximum power density point.

The buffer capacitor  $C_{buf}$  is decided based on the relationship between the storage energy and the capacitor voltage and can be designed in a manner similar to that used to design the proposed FCC, as expressed in (13). When the buffer capacitor amplitude voltage  $\Delta V_{C\_buf}$  is increased, a switching device with a high rating voltage is required. Thus, a switching device, which has the rating voltage of 1200 V is selected because the peak capacitor voltage is 800V.

The buffer inductor is designed based on the allowable ripple current  $\Delta I_{Lf}$ . The inductance becomes the maximum value when the difference between the DC link voltage and the buffer capacitor voltage reaches the maximum. Thus, the inductance of the buffer inductor is obtained as

$$L_{buf} = \frac{V_{dc}}{\varDelta i_L f_{sw}} \frac{\left(V_{ave} + \frac{\varDelta V_c}{2}\right) - V_{dc}}{V_{ave} + \frac{\varDelta V_c}{2}}$$
(18)

The inductor volume depends on several parameters of the components. Moreover, there are several ways to select the core for the inductor. Thus, the buffer inductor is designed by the area product method using the window area and the cross-



Fig. 12. Designing flow for boost-up and buck type power decoupling circuit.

 $f_{sw}$ End

sectional area. Hence, the volume of the boost inductor VolLbuf

is calculated as

$$Vol_{Lbuf} = K_{v} \left( \frac{L_{buf} I_{\max}^{2}}{K_{u} B_{\max} J} \right)^{\frac{3}{4}}$$
(19)

where,  $K_v$  is the volume coefficient depending on the shape of cores,  $I_{max}$  is the maximum current flowing to the inductor,  $K_u$  is the fill factor of the window,  $B_{max}$  is the maximum flux density of the core, and J is the current density of the windings.

The switching devices require a cooling system, e.g., heatsinks and fans. In general, the cooling system is designed based on the thermal resistance. The cooling system performance index (CSPI) is introduced in order to estimate the volume of the cooling system. The CSPI is an indication of the cooling performance per unit volume of the cooling system. The cooling system is small when CSPI becomes higher. The volume of the cooling system  $Vol_{heatsink}$  is given by

$$Vol_{heatsink} = \frac{1}{R_{th(f-a)}CSPI}$$
(20)

where,  $R_{th(f-a)}$  is the thermal resistance of the cooling system which is given by

$$R_{ih(f-a)} = \frac{T_j - T_a}{P_{loss}} - \left(R_{ih(j-c)} + R_{ih(c-f)}\right)$$
(21)

where,  $T_j$  is the junction temperature of the switching device,  $T_a$  is the ambient temperature,  $R_{th(j-c)}$  is the junction-to-case thermal resistance and  $R_{th(c-j)}$  is the case-to-fin thermal resistance. The total loss  $P_{loss}$ , which is composed of the conduction loss  $P_{loss\_cond}$  and the switching loss  $P_{loss\_sw}$  of the switching devices, is calculated as

$$P_{loss} = P_{loss\_cond\_buffer} + P_{loss\_sw\_buffer}$$
(22)

where, Ploss cond and Ploss sw are given by

$$P_{loss\_cond\_buffer} = \frac{1}{T_{out}} \int_{0}^{T_{out}} i_L^2 r_{on\_buffer} dt$$
(23)

$$P_{loss\_sw\_buffer} = \frac{1}{E_{dcd}I_{md}} \left( e_{on} + e_{off} \right) f_{sw} \frac{1}{T_{out}} \int_{0}^{T_{out}} v_c i_L dt$$
(24)

in which,  $T_{out}$  is the period of the single-phase grid,  $r_{on}$  is the on-resistance of the switching device,  $f_{sw}$  is the switching frequency of the active power decoupling circuit,  $e_{on}$  and  $e_{off}$  are the turn-on and turn-off energy per switching referred from a datasheet, and  $E_{dcd}$  and  $I_{md}$  are the voltage and current under the measurement condition of the switching loss described in the datasheet. The buffer capacitor voltage  $v_c$  and the boost inductor current  $i_L$  are expressed as

$$v_c = V_{ave} - \frac{\Delta V_c}{2} \sin(2\omega_{out}t)$$
<sup>(25)</sup>

$$i_{L} = \frac{V_{ave}}{V_{dc}} C_{buf} \frac{dv_{c}}{dt}$$
(26)

According to (24), an increase in the switching frequency leads to an increase in the switching loss. The cooling performance can be improved by fans in order to minimize the use of heatsinks. However, the system lifetime is limited by these fans. Thus, the cooling system is designed based on the assumption that the natural cooling is used.

### B. Conventional buck-type power decoupling design

The buck-type active power decoupling can reduce the buffer capacitor voltage, as compared to the boost-up type active power decoupling, and it can still be designed based on the flowchart shown in Fig. 12.

The buffer capacitor is designed by (13). However, the DC link voltage limits the peak voltage of the buffer capacitor. As a result, the buffer capacitance must be larger than the capacitance of the boost-up type active power decoupling.

The inductance of the buffer inductor reaches the maximum value when the capacitor voltage is half the input voltage. Thus, the inductance is designed by

$$L_{buf} = \frac{V_{dc}}{4\Delta i_L f_{sw}} \tag{27}$$

where,  $i_L$  is the current that flows to the smoothing inductor which is given by

$$i_{L} = C_{buf} \frac{dv_{c}}{dt} = -\frac{P_{out}}{V_{ave}} \cos(2\omega_{out}t)$$
<sup>(28)</sup>

#### C. Boost converter design

In order to compare between the volumes of the FCC and the conventional active power decoupling circuit, the volume design of the boost converter must be determined.

First, the boost inductor is determined by

$$L_{cho} = \frac{V_{in}}{\Delta I_{in} f_{sv}} \frac{V_{dc} - V_{in}}{V_{dc}}$$
(29)

where,  $\Delta I_{in}$  is the inductor current ripple, which is 30% of the rated input current.

The total loss of the switching devices is expressed as

$$P_{loss\_chopper} = P_{loss\_cond\_chopper} + P_{loss\_swi\_chopper}$$
(30)

where, the conduction loss *P*<sub>loss\_cond\_chopper</sub> is calculated by

$$P_{loss\_cond\_chopper} = r_{on\_chopper} \left( I_{in}^2 + \frac{\Delta i_{in}^2}{3} \right)$$
(31)

Moreover,  $P_{loss_swi_chopper}$  is the total switching loss by the MOSFET Sp and Sn, the switching losses of which are obtained by



TABLE I COMPONENT SPECIFICATIONS

Fig. 13. Pareto front of FCC, and conventional active power decoupling circuit. Fig. 14. Volume distribution at maximum power density point.

$$P_{loss\_sw\_sp} = \frac{1}{E_{dcd}I_{md}} f_{sw}V_{dc} \left[ e_{on} \left( \dot{i}_{in} + \Delta \dot{i}_{in} \right) + e_{off} \left( \dot{i}_{in} - \Delta \dot{i}_{in} \right) \right]$$
(32)

$$P_{loss\_sw\_sn} = \frac{1}{E_{dcd}I_{md}} f_{sw} V_{dc} \Big[ e_{on} \big( i_{in} - \Delta i_{in} \big) + e_{off} \big( i_{in} + \Delta i_{in} \big) \Big]$$
(33)

#### D. Pareto front optimization with proposed converter

Efficiency [%]

Fig. 13 shows the Pareto front of the proposed FCC and the conventional active power decoupling circuit implemented in the boost converter. Table I shows the selected component specifications. Switching devices with a rating voltage of 650 V and 400 V are selected for the FCC, as shown in table I, and the rating current chosen to be five times the rating input current. The maximum voltages of the flying capacitor are set to 340 V and 250 V for each selected switching device. According to Fig. 13, the power density approaches the maximum value, when a SiC-MOSFET with a rated voltage of 400 V is used in the FCC at 25 kHz. In particular, a maximum power density of  $5.3 \text{ kW/dm}^3$  with an efficiency of 98.9% is achieved.

Fig. 14 shows the volume ratio of the components at the maximum power density point. The component volumes are normalized with the total volume of the passive topology as 100%. In the FCC with a 400 V-SiC MOSFET, the volume of the flying capacitor is reduced by 54.6%, as compared to that of the electrolytic capacitor. When a flying capacitor voltage of 400 V is applied to the FCC, the flying capacitor volume is

TABLE II Experimental Parameters

| Symbol        | Quantity                   | value         |
|---------------|----------------------------|---------------|
| $V_{in}$      | Input voltage              | 200 V         |
| Pout          | Output power               | 1.5 kW        |
| $P_{rated}$   | Rated power                | 1.5 kW        |
| $f_{sw\_FCC}$ | Switching frequency of FCC | 20 kHz        |
| $f_{sw_VSI}$  | Switching frequency of VSI | 20 kHz        |
| $V_{DC\_ave}$ | DC link average voltage    | 350 V         |
| $C_{fc}$      | Flying capacitor           | 180 µF        |
| $C_{dc}$      | DC link capacitor          | 20 µF         |
| $L_{fc}$      | Boost inductor             | 1 mH          |
| $V_{ac}$      | Grid voltage               | $200 V_{rms}$ |
| $f_{ac}$      | Grid frequency             | 50 Hz         |

twice that for the case of a rated voltage of 650 V. However, the volumes of the boost inductor and the cooling system are reduced by 58.3% and 46.2%, respectively. As a result, the total volume of the FCC with switching devices with a rated voltage of 400 V is 57.5% of that of the FCC with switching devices with a rated voltage of 650 V.

#### VI. EXPERIMENTAL RESULT

In order to confirm the validity of the proposed circuit, a 1.5-kW prototype circuit is tested. Table II shows the experimental parameters, and the experimental results are shown in Fig.15. In this experiment, for simplicity, MPPT control is not introduced. In addition, a flying capacitor with 180  $\mu$ F is used for voltage derating for each switching devices.



(c) DC link voltage and flying capacitor voltage without proposed control Fig. 15. Experimental result.

As show in Fig. 15 (a) and 15 (c), the flying capacitor voltage  $v_{fc}$  is constant. However, the inverter DC voltage  $v_{dc}$  fluctuates at twice the single-phase grid frequency, because the instantaneous difference between the input and output power is compensated by only the DC link capacitor  $C_{dc}$ . The fluctuation of the DC link voltage also acts as a disturbance to the control of the inverter output current. Consequently, the total harmonic distortion (THD) of the inverter output current *i*<sub>in</sub> fluctuates greatly due to the power mismatch between the DC input side and the AC output side. As a result, the performance of MPPT control decays owing to this input current fluctuation.

On the other hand, in Fig. 15 (b) and 15 (d), the flying capacitor voltage  $v_{fc}$  is fluctuated by the proposed control, and  $v_{dc}$  and  $i_{in}$  become approximately constant. These results confirm that the single-phase power fluctuation is compensated by the flying capacitor  $C_{fc}$ . In addition the flying capacitor average voltage is balanced at half the DC link voltage.

Fig. 16 shows the harmonic analysis of the DC link voltage. The second order harmonic component with the proposed control is reduced by 74.5% as compared to that without the power decoupling control. However, a small second-order-harmonic component still appears in the DC link voltage. This is because the power fluctuation compensation value has a small error as compared to the actual single-phase power fluctuation.

Fig. 17 (a) shows the THD characteristic of the inverter output current with respect to the output power. Over the

entire output power range, the inverter output current THD is improved with the proposed control because the second order harmonics of the DC link voltage is eliminated by the power decoupling control. In addition, under a light load, the inverter output current THD decays, because the ratio between the fundamental frequency and the harmonics increases.

Fig. 17 (b) shows the efficiency and the power factor characteristics when the proposed control is applied. The power factor is approximately unity due to the feed forward control for grid disturbance, whereas the maximum system efficiency reaches 95.4% at the output power of 1.1-kW.

Fig. 17 (c) shows the loss analysis results for the proposed converter for an output power of 1.1-kW. According to Fig. 18, the switching loss is dominant in the FCC and VSI due to the high recovery loss. When a wide-band gap device, such as a SiC-MOSFET is applied, it is possible to reduce the switching loss. On the other hand, the conduction loss of the FCC is small because a low-on resistor switching device can be used owing to the multi-level topology.

Fig. 18 shows the experimental waveforms obtained in the load transient response test. According to Fig. 18, the input current is regulated to be constant by the proposed control even when the output power is abruptly changed. In addition, the fluctuation of the flying capacitor voltage becomes large when the output power is changed from 0.1 p.u. to 0.7p.u.. This is because the power ripple increases under the heavy load condition, and the charge and discharge values of the flying capacitor becomes larger. Moreover, the stable control

of the inverter output current without any spike current is also confirmed.

The proposed FCC converter does not use the DC link capacitor with high capacitance. Thus, in the load transient period, a large over shoot occurs on the DC link voltage. In order to reduce the overshoot, the design of the PI control for AVR is important. In the load transient test result of Fig.18, the PI control gain is adjusted in order to reduce the voltage over shoot. However, DC link voltage still has several frequency components because the control design is not optimized in this paper. As a result, the inverter output current distorts in comparison with the Fig.15. Note that, the inverter output current THD is 1.9% at 1 kW.

## VII. CONCLUSION

In this paper, a novel active power decoupling method with a FCC was proposed. The proposed converter does not require additional components for the active power decoupling, and the boost inductor value could be reduced, as compared to the typical boost converter. In addition, the active power decoupling control which uses a small flying capacitor, was proposed along with the clarification of the component design.

A high power density, high efficiency design was demonstrated by the Pareto optimization. In this paper, three topologies, a boost type active power decoupling topology, a buck type active power decoupling topology, and the proposed active power decoupling were compared in term of the power density. As a result, the proposed converter was shown to achieve the highest power density of  $5.3 \text{ kW/dm}^3$ 

Finally, the experimental results confirmed that the DC link voltage fluctuation was reduced by 74.5% by the proposed active power decoupling method. Moreover, in the boost up inductor design, the inductor current ripple approximately agreed with the design value with an error of 4.7%. Thus, the experimental results confirmed the validity of the inductor design.

The maximum efficiency achieved in the experiment was 95.4%. In order to improve the efficiency, the converter loss was evaluated. As a result, it was confirmed that the switching loss should be reduced. Moreover, the inverter output current THD was less than 5%, and the output power factor was approximately unity at the rated output power. Based on these results, fundamental operation was confirmed.

#### REFERENCES

- International Energy Agency Photovoltaic Power systems Programme annual report 2015 (2015)
- [2] F. Zhang, L. Du, F. Z. Peng and Z. Qian: "A New Design Method for High-Power High-Efficiency Switched-Capacitor DC-DC Converters", *IEEE Trans. Power Electron*, vol.23, no.2, pp.823-840, Mar. 2008
- [3] M. Shen, F. Z. Peng and L. M. Tolbert: "Multilevel DC-DC Power Conversion System With Multiple DC Sources" *IEEE Trans. Power Electron*, vol.23, no.1, pp.420-426, Jan. 2008
- [4] W.-Q., H. Cha, F. Z. Peng, L. M. Tolbert: "55-kW Variable 3X DC-DC converter for Plug-in Hybrid Electric Vehicles", *IEEE Trans Power Electron.*, No. 4 vol. 27, pp.1668-1678, Apr. 2012
- [5] X. Lyu, N. Ren, Y. Li, D. Cao: "A SiC-Based High Power Density Single-Phase Inverter With In-Series and In-Parallel Power Decoupling Method", *IEEE Journ. Emer. Slec. Top. Power Electron*. No. 3 vol. 4, pp.893-901, Sept. 2016
- [6] Y. Xue, L. Chang, S. B. Kjaer, J. Bordonau, T. Shimizu: "Topologies of Single-phase Inverters for Small Distributed Power Generators: An











(c) Loss analysis result obtained at an output power of 1.1-kW. Fig. 17. Inverter output current THD, efficiency, power factor and loss analysis.

Overview", IEEE Trans. on Power Electron., Vol.19, No.5, pp. 1305-1314, Sept. 2004

- [7] H. Hu, S. Harb, X. Fang, D. Zang, Q. Zhang, Z. J. Shen, I. Batarseh: "A Three-port Flyback for PV Microinverter Applications With Power Pulsation Decoupling Capability", *IEEE Trans. Power Electron.*, vol. 27, no. 9, pp. 3953-3964, Feb. 2012.
- [8] H. Hu, S. Harb, N. Kutkut, I. Batarseh, Z. J. Shen, "Power Decoupling Techniques for Micro-inverters in PV Systems — a Review", *IEEE Energy Conversion Congr. Expo.*, pp.3235-3240, Nov. 2010
- [9] T. Shimizu, K. Wada, N. Nakamura: "Flyback-Type Single-Phase Utility Interactive Inverter With Power Pulsation Decoupling on the DC Input for an AC Photovoltaic Module System", *IEEE Trans. Power Electron.*, vol. 21, no. 5, pp. 1264-1272, Sep. 2006
- [10] F. Shinjo, K. Wada, T. Shimizu: "A Single-Phase Grid-Connected Inverter with a Power Decoupling Function", *IEEE Power Electron.* Spec. Conf. (PESC'2007), pp.1245-1249 Jun. 2007
- [11] F. Schimpf, L. Norum: "Effective Use of Film Capacitors in Single-Phase PV-inverters by Active Power Decoupling", *IECON 2010 – 36<sup>th</sup>* Annu. Conf. on IEEE Ind. Electron. Soc., pp. 2784-2789, Nov. 2010
- [12] K. H. Chao, P.T. Cheng : "Power decoupling methods for single-phase three-poles AC/DC converters", *IEEE Energy Conversion Congr. Expo.*, pp.3742-3747, Sep. 2009
- [13] R. Wang, F. Wang, R. Lai, P. Ning, R. Burgos, D. Boroyevich : "Study of Energy Storage Capacitor Reduction for Single Phase PWM Rectifier" 2009 Twenty-Fourth Annu. IEEE Appl. Power Electron. Conf. Expo., pp1177-1183, Feb. 2009
- [14] C.-T. Lee, Y.-M. Chen, L.-C. Chen, P.-T. Cheng: "Efficiency Improvement of a DC/AC Converter with the Power Decoupling Capability", 2012 Twenty-Fourth Annu. IEEE Appl. Power Electron. Conf Expo., pp1462-1468, Feb. 2012
- [15] Yoshiya Ohnuma, Jun-ichi. Itoh: "A Single-Phase Current-Source PV Inverter With Power Decoupling Capability Using an Active Buffer", IEEJ transactions, vol. 51, no. 1, pp. 531-538 (2015)
- [16] Y. Tang, F. Blaabjerg; "Power decoupling techniques for single-phase power electronics systems – An overview" *IEEE Energy Conversion Congr. Expo*, pp.2541-2548, Sept. 2015
- [17] Y. Tang, F. Blaabjerg, P. C. Loh, C. Jin, and P. Wang, "Decoupling of fluctuating power in single-phase systems through a symmetrical halfbridge circuit" *IEEE Trans. Power Electron.*, vol. 30, no. 4, pp.1855– 1865, Apr. 2015
- [18] H. Hu, S. Harb, N. Kutkut, I. Batarseh, Z. John Shen: "A Review of Power Decoupling Techniques for Micro-inverters with Three Different Decoupling Capacitor Locations in PV Systems", *IEEE Trans. Power Electron*, vol. 28, no. 6, pp. 2711-2726, Jun. 2013
- [19] S. B. Kjaer, J.K. Pedersen, F. Bllabjerg "A review of single-phase gridconnected inverters for photovoltaic modules" *IEEE Trans. Ind. Appl.*, vol. 41, no. 5, pp. 1292-1306, Sep-Oct. 2005
- [20] Y. Xia, J. Roy, R. Ayyanar "A high perfermance T-type single phase double granded transformer-less photovoltaic inverter with active power decoupling", *IEEE Energy Conversion Congr. Expo.*, pp.1-7, Sept. 2016
- [21] B. Singh, B. N. Singh, A. Chandra, K. Al-Haddad, A. Pandey and D. P. Kothari, "A review of single-phase improved power quality ACDC converters", *IEEE Trans. Ind. Electron.*, vol. 50, no. 5, pp. 962-981, Oct. 2003
- [22] C. Rodriguez, G. A. J. Amaratunga, "Long-lifetime power inverter for photovoltaic AC modules", *IEEE Trans. Ind. Electron*, vol. 55, no. 7, pp. 2593-2601, Jul. 2008
- [23] Y. Ohnuma, Jun-ichi. Itoh: "A novel single-phase buck PFC AC-DC converter using an active buffer", *IEEE Energy Conversion Congr Expo*, pp.4223-4229, Sept. 2012
- [24] S. Qin, Y. Lei, C. Barth, W.-C. Liu, R. C. N. Pilawa-Podgurski: "A High-Efficiency High Energy Density Buffer Architecture for Power Pulsation Decoupling in Grid-Interfaced Converters", *IEEE Energy Conversion Congr Expo.*, pp.149-157, Sep. 2015
- [25] C. B. Barth, I. Moon, Y. Lei, S. Qin, C. N. Robert, Pilawa-Podgurski: "Experimental Evaluation of Capacitors for Power Buffering in Single-Phase Power Converters", *IEEE Energy Conversion Congr. Expo.*, pp.6269-6276, Sep. 2015
- [26] W. T. Mclyman : "Transformer and inductor design handbook", Marcel Dekker Inc., 2004



Fig. 18. Experimental result in the load transient response test.



**Hiroki Watanabe** (S'13) was born in Niigata, Japan, in 1989. He received his B.S. and M.S. degrees in electrical, electronics and information engineering from Nagaoka University of Technology, Niigata, Japan in 2013, 2015. He has been with Nagaoka University of Technology as a Ph.D. course student in energy and environment science from Nagaoka University of Technology. His current research interests includes single-phase power conversion system. He is a student member of the Institute of Electrical Engineers of Japan and the IEEE.





**Tomokazu Sakuraba** (S'16) was born in Hokkaido, Japan, in 1992. He received his B.S. and M.S. degrees in electrical, electronics and information engineering from Nagaoka University of Technology, Niigata, Japan in 2015, 2017. His current research interests includes high power density converter. He is a student member of the Institute of Electrical Engineers of Japan and the IEEE.

Keita Fulukawa (S'16) was born in Shimane, Japan, in 1994. He received his B.S. degrees in electrical, electronics and information engineering from Nagaoka University of Technology, Niigata, Japan in 2016. He has been with Nagaoka University of Technology as a M.S. course student in electrical, electronics and information engineering. His current research interests an inductive power transfer system. He is a student member of the Institute of Electrical Engineers of Japan and the IEEE.



Keisuke Kusaka (S'13, M'16) was born in Miyagi, Japan, in 1989. He received his B.S. and M. S. degrees in electrical, electronics and information engineering from Nagaoka University of Technology, Niigata, Japan in 2011, 2013, respectively. From 2015 to 2016, he was with Swiss Federal Institute of Technology in Lausanne (EPFL), Switzerland as a trainee. In 2016, he received his Ph.D. degree in energy and environment science from Nagaoka University of Technology. Since 2016, he has been with Nagaoka

University of Technology, Niigata, Japan as a researcher. His current research interests include the areas of inductive power transfer systems and high-frequency converters. Dr. Kusaka is a member of the Institute of Electrical Engineers of Japan, the Society of Automotive Engineers of Japan and the IEEE.



Jun-ichi Itoh (M'04, SM'13) was born in Tokyo, Japan, in 1972. He received his M.S. and Ph.D. degree in electrical and electronic systems engineering from Nagaoka University of Technology, Niigata, Japan in 1996, 2000, respectively. From 1996 to 2004, he was with Fuji Electric Corporate Research and Development Ltd., Tokyo, Japan. He was with Nagaoka University of Technology, Niigata, Japan as an associate professor. Since 2017, he has been a professor. His research interests are matrix converters, dc/dc converters, power factor correction

techniques, energy storage system and adjustable speed drive systems.

He received IEEJ Academic Promotion Award (IEEJ Technical Development Award) in 2007. In addition, he also received Isao Takahashi Power Electronics Award in IPEC-Sapporo 2010 from IEEJ, 58th OHM Technology Award from The Foundation for Electrical Science and Engineering, November, 2011, Intelligent Cosmos Award from Intelligent Cosmos Foundation for the Promotion of Science, May, 2012, and Third prize award from Energy Conversion Congress and Exposition-Asia, June, 2013. Prizes for Science and Technology (Development Category) from the Commendation for Science and Technology by the Minister of Education, Culture, Sports, Science and Technology, April 2017.

Dr. Itoh is a senior member of the Institute of Electrical Engineers of Japan, the Society of Automotive Engineers of Japan and the IEEE.